Low Power Methodology Manual (inbunden)
Fler böcker inom
Format
Inbunden (Hardback)
Språk
Engelska
Antal sidor
300
Utgivningsdatum
2007-07-01
Upplaga
1st ed. 2007. Corr. 2nd printing 2007
Förlag
Springer-Verlag New York Inc.
Medarbetare
Aitken, Rob / Gibbons, Alan
Illustratör/Fotograf
130 schw-w Zeichn 10 schw-w Fotos
Illustrationer
XVI, 300 p.
Dimensioner
240 x 160 x 21 mm
Vikt
640 g
Antal komponenter
1
Komponenter
1 Hardback
ISBN
9780387718187

Low Power Methodology Manual

For System-on-Chip Design

Inbunden,  Engelska, 2007-07-01
2549
  • Skickas från oss inom 7-10 vardagar.
  • Fri frakt över 249 kr för privatkunder i Sverige.
Finns även som
Visa alla 2 format & utgåvor
Tools alone aren't enough to reduce dynamic and leakage power in complex chip designs - a well-planned methodology is needed. Following in the footsteps of the successful Reuse Methodology Manual (RMM), authors from ARM and Synopsys have written this Low Power Methodology Manual (LPMM) to describe [such] [a] low-power methodology with a practical, step-by-step approach. Richard Goering, Software Editor, EE Times Excellent compendium of low-power techniques and guidelines with balanced content spanning theory and practical implementation. The LPMM is a very welcome addition to the field of low power SoC implementation that has for many years operated in a largely ad-hoc fashion. Sujeeth Joseph, Chief Architect - Semiconductor and Systems Solutions Unit, Wipro Technologies The LPMM enables broader adoption of aggressive power management techniques based on extensive experience and silicon example with real data that every SOC designer can use to meet the difficulties faced in managing the power issues in deep submicron designs. Anil Mankar, Sr VP Worldwide Core Engineering and Chief Development Officer, Conexant Systems Inc. Managing power, at 90nm and below, introduces significant challenges to design flow. The LPMM is a timely and immediately useful book that shows how combination of tools, IP and methodology can be used together to address power management. Nick Salter, Head of Chip Integration, CSR plc.
Visa hela texten

Passar bra ihop

  1. Low Power Methodology Manual
  2. +
  3. The Authority Gap

De som köpt den här boken har ofta också köpt The Authority Gap av Mary Ann Sieghart (häftad).

Köp båda 2 för 2598 kr

Kundrecensioner

Har du läst boken? Sätt ditt betyg »

Fler böcker av författarna

Övrig information

ABOUT THE AUTHORS: Michael Keating is a Synopsys Fellow in the companys Advanced Technology Group, focusing on IP development methodology, hardware and software design quality and low power design. David Flynn is an ARM R&D Fellow and has been with the company since 1991, specializing in low power System-on-Chip IP deployment and methodology. Robert Aitken is an ARM R&D Fellow. His areas of responsibility include memory architecture, design for testability and design for manufacturability. Alan Gibbons is a Principal Engineer at Synopsys, with a focus on development of advanced methodology and technology for ARM processor-based system design. Kaijian Shi is a Principal Consultant in the Professional Services Group of Synopsys, specializing in low power design methodology and implementation.

Innehållsförteckning

Standard Low Power Methods.- Multi-Voltage Design.- Power Gating Overview.- Designing Power Gating.- Architectural Issues for Power Gating.- A Power Gating Example.- IP Design for Low Power.- Frequency and Voltage Scaling Design.- Examples of Voltage and Frequency Scaling Design.- Implementing Multi-Voltage, Power Gated Designs.- Physical Libraries.- Retention Register Design.- Design of the Power Switching Network.